# New Design Principles for Cold, Scalable Electronics

### Technical report EPD001 v1.01

Erik P. DeBenedictis Albuquerque, NM 87112 erikdebenedictis@gmail.com

#### Abstract

Inspired by recent interest in quantum computing and recent studies of cryo CMOS for control electronics, this report presents a hybrid semiconductor-superconductor approach for engineering scalable computing systems that operate across the gradient between room temperature and the temperature of a cryogenic payload. Such a hybrid computer architecture would have unique suitability to quantum computers, scalable sensors, and the quantum internet.

The approach is enabled by Cryogenic Adiabatic Transistor Circuits (CATCs), a novel way of using adiabatic circuits to substantially reduce cooling requirements. In a hybrid chip of CATCs and a second technology, such as Josephson junctions (JJs) or cryo CMOS, the CATCs complement the speed, power, and density of the second technology as well as becoming a long-sought cryogenic memory.

This report describes higher-level design principles for CATC hybrids with a quantum computer control system that includes CATC memory, an FPGA-like logic module that uses CATC for dense configuration logic and JJs for fast configured logic, and I/O subsystems including microwave modulators and low frequency control signals.

Keywords—superconductor electronics, cryogenic adiabatic transistor circuits, CATC, cryo CMOS, quantum computing control, qubit, spin qubit, transmon, SFQ, FPGA, RQL, Beyond CMOS, superconducting FET, chandelier

#### Introduction

This report shows how CATCs can expand the range of applications of cold electronics and increase the performance of those applications at scale. Fig. 1 shows the structure of a cold electronic system in enough detail to introduce the main points.

In this report, cold, scalable electronics address computational tasks that include a scalable information processing payload that only functions when cold, such as set of sensors, qubits, or cryogenic computing components.

The payload's behavior is designated q(N), where q is the functional behavior of the payload and N is the number of sensor elements, qubits, the size of the computational problem, or generally the scale factor. The significance of a scalable cryogenic payload is most easily seen in quantum computing, where computer scientists analyze the algebraic expression for q(N) to determine quantum speedup.

Since the payload runs cold, data to and from the payload will be routed across the temperature gradient in steps, illustrated in Fig. 1 with stages at room temperature designated as 300 K, 4 K, and 15 mK.



Fig. 1. (Fig. 1) A cryogenic chandelier that performs the function  $f(N) = (f_{300}^{\circ}f_{4}^{\circ}f_{0.015}^{\circ}q)(N)$ , at scale N, possibly including determination of asymptotic scalability as  $N \rightarrow \infty$ . Data transfer between stages at different temperatures will be accompanied by a proportional amount of parasitic heat and noise flow from the hotter stage to the cooler one.

Computational systems scale up in accordance with Rent's rule, which has been adapted to cryogenic systems of the form illustrated in Fig. 1.<sup>1</sup> However, a key idea in this report is that the ideas in Ref. 1 are incomplete. Rent's rule is due to an engineer E. F. Rent analyzing integrated circuits, PC boards, and full computer systems, observing the number of external interface wires per internal component decreases as one moves up a system's hierarchy, with the rate of decrease correlating with the system's scalability.

For Fig. 1, this means the intermediate stages will perform electrical or format translation, control loops, and buffer data to reduce bandwidth over external interfaces. Thus, the overall task in Fig. 1 can be designated as  $f(N) = (f_{300} \circ f_4 \circ f_{0.015} \circ q)(N)$ , where  $f_T$  is the functional behavior of the stage running at temperature T and the operator  $\circ$  is function composition.

However, the adaptation of Rent's rule in Ref. 1 does not account for the energy consequences of processing data at a nonstandard temperature T. Heat generated at temperature T has to be removed by a refrigerator leading to about 1,000× total energy at T = 4 K and 1,000,000× or more at T = 15 mK (these overheads are explained in more detail later). Energy efficiency also varies with temperature for many computing technologies.

Thus, achieving scalability in cold electronics also depends on giving the designer a set of devices, circuits, and architectures that are energy efficient at temperatures set by the application's requirements. The right side of Fig. 1 shows some technologies available to designers as a function of *T*.

This report introduces CATCs as an important technology to address the need above. It has been known for decades that adiabatic transistor circuits can move what is essentially waste energy from logic circuitry to the vicinity of the power supply in hopes that it could be collected and recycled, thereby reducing wall plug power consumption. Unfortunately, energy recycling power supplies were never perfected so today's circuits simply move waste energy from one place to another before it dissipates as heat.

However, if the logic circuity is in the cold environment while the power supply is at room temperature, adiabatic circuitry will move waste energy from a place where heat removal incurs a substantial cooling overhead to a place where it does not. Lessening refrigeration overhead gives about as much benefit as was originally proposed for adiabatic circuits if the collection and recycling of heat into energy could have been perfected.

Moreover, some CATCs are actually logic families that trade speed for energy efficiency over several orders of magnitude, although this flexibility comes with design constraints.

The most straightforward application of CATCs is as the memory-like part of a hybrid with a second technology such as JJs or cryo CMOS, as shown as function  $f_4$  in Fig. 1. The term memory-like refers to structures whose purpose is to hold information or state such as shift registers and flip flops in addition to random-access memories that dominate the consumer marketplace. This report includes a series of architectural structures that essentially use CATCs to buffer data like FPGA configuration strings and digitized waveforms for use by a faster logic technology.

CATCs are clearly applicable to quantum computing. As stated above, computer scientists project quantum speedup from q(N), but the computer will actually perform  $(f_{300} \circ f_4 \circ f_{0.015} \circ q)(N)$ . The ideas in this report are intended to give the designer a fair chance to implement  $f_{300} \circ f_4 \circ f_{0.015}$  so the quantum speedup will be available to user at room temperature user instead of the control electronics forming a bottleneck that reduces it.

# Background

People invented electronic computers almost a century ago, apparently assuming that computers would run at the same temperature as the people who invented them. People have been busy scaling up room-temperature computers ever since, but treating applications requiring nonstandard temperatures as special cases because there were apparently not enough of them to justify developing a general set of design principles.

Due to the large size of the computer industry, there are highly refined design processes for just about every conceivable combination of room-temperature computing devices. Laptops and smartphones use CMOS for logic, DRAM for memory, and Flash for storage. Theoretically, a computer could be made of just two or even one of these device types, but the resulting system would be far from optimal because the designer would not have the freedom to implement internal tasks with devices optimized for those tasks.

Cryogenic design processes are not as mature. For logic, the designer has a choice of JJs and cryo CMOS, but there are no good memory options. Furthermore, JJs and cryo CMOS are at extreme ends of a spectrum: Both are about the same speed, but JJs use about  $10,000 \times$  as much chip area while cryo CMOS uses about  $10,000 \times$  as much energy per logic operation.

Quantum computers are now in the public eye for potential large-scale applications, with some qubit types requiring operation near absolute zero. To evaluate the scalability of these qubit types will require a structure like the one shown in Fig. 1, but the underlying technology, once developed, would also apply to scalable cryogenic sensor systems, as may be found on a spacecraft in search of extrasolar planets, and proposed cryogenic supercomputers that rely on the higher performance and energy efficiency of JJs.

#### Device performance and temperature

A central issue is how the energy required for computation varies with temperature. With energy measured in Joules, today's ubiquitous CMOS uses nearly the same amount of energy at any temperature where it works in the first place. However, the resulting heat must be removed to room temperature by a cryogenic refrigeration system. If refrigerators were 100% Carnot efficient, a total of 300 K/T would be drawn from the wall plug and ultimately dissipated into the 300 K environment. Refrigerators are not 100% Carnot efficient, leading to a power multiplier closer to 1,000× for computation at liquid Helium temperatures of 4 K and 1,000,000× or more at typical qubit temperatures of 15 mK.

However, the physical limits of computation, such as Landauer's minimum dissipation,<sup>3</sup> are expressed in entropy units of kT, where  $k = 1.38 \times 10^{-23}$  is Boltzmann's constant. As the operating temperature T goes down, so does the minimum energy, so one might wonder if actual devices become more energy efficient as they are cooled.

JJ electronics can be engineered for proportionally lower energy down to 15 mK or lower, although the energy per operation does not change once a circuit has been manufactured.

While the dissipation of CMOS is nearly independent of temperature, this is due to the structure of the CMOS circuit. If CMOS transistors are used in an adiabatic circuit, the dissipation can change with temperature, including after the circuit has been manufactured.

The year-over-year improvements in CMOS energy efficiency, sometimes called "Moore's law," slowed in the early 2000s and led to an extensive search for an alternative to the transistor. The scatter plot in Fig. 2a<sup>4, 5, 6</sup> shows the energy and delay for many of the devices considered by international research programs seeking a "Beyond CMOS" device, with Fig. 2 implicitly assuming room temperature operation.

There are three additional light-blue solid dots in Fig. 2a for JJ circuit families called Reciprocal Quantum Logic (RQL) and Adiabatic Quantum Flux Parametron (AQFP). The dots with "whiskers" above them show the sum of device dissipation plus the energy of the cryogenic refrigerator that removes the device's heat from 4 K to room temperature, with the span of the whisker representing the range of efficiencies found in typical refrigerators. Only points in the blue lasso are applicable to room temperature operation, leading some people say "Moore's law is ending" because none of the devices in the blue lasso are much better than CMOS.

Applications of CATCs include sources and sinks of data at a cryogenic temperature. The devices that directly interface with this data will require cryogenic refrigeration, making the vertical, energy axis in Fig. 2a the pre-refrigeration energy dissipation. So, for the purposes of this report, all the devices in Fig. 2a incur the same refrigeration overhead, making the JJ circuits in the red lasso stand out because they dissipate much less power to start with.

#### Adiabatic circuits

Fig. 2b shows a qualitative difference in the energy per operation of CMOS and an adiabatic transistor circuit. Each of the dots forming the curves are the result of a Spice simulation of a shift register at a different clock rate and with different parameters.

A CMOS circuit's characteristic energy/op sets the level of the flat middle section of its curve. The left end of each CMOS curve is at the clock period where the circuit can no longer charge the wire capacitance

#### (a) Beyond CMOS devices

#### (b) Energy/op vs. freq., TSMC 0.18, CMOS vs. 2LAL



Fig. 2. (Fig. 2) Left: An energy-delay plot of a comprehensive set of logic devices at room temperature, yet including JJs operating at 4 K in three circuits (RQL and AQFP at two speeds). None of the devices stand out at room temperature because only the superconducting ones have refrigeration overhead. However, at 4 K they all require refrigeration, causing the superconducting devices to stand out. (The outlier purple dot is a BisFET, which is an immature device only demonstrated a mK temperatures.) Right: A plot of many Spice simulations of CMOS and adiabatic (2LAL) circuits, all built from the same transistors, on the same log-log axes. CMOS circuits have unchanging energy/op, leading to a horizontal line, but adiabatic circuits become more efficient at lower frequencies. This report exploits the difference.

within the available time and the circuit stops working. The CMOS curves rise on the right due to leakage, which is significant only at very low frequencies.

Fig. 2a and Fig. 2b are both log-log plots, although the scales are different. The reader will see that Beyond CMOS data in Fig. 2a represents each device by a single point that corresponds to the left end of the horizontal line in Fig. 2b—which is a valid a valid abstraction because the CMOS circuits always create horizontal lines.

However, the adiabatic circuits in Fig. 2b become more energy efficient as the clock slows down; Fig. 2b is based on the 2LAL circuit,<sup>7</sup> but there are many other adiabatic circuits that would create similar curves. The curves should have slope -1 according to circuit equations, and the reader can see that the curves are nearly parallel to the dotted likes of constant energy-delay product.

The global research community abstracted "Beyond CMOS devices" to the single points in Fig. 2a, obscuring the fact that there are also "Beyond CMOS circuits," such as adiabatic circuits, that have a different behavior.

This report will show the benefits of these adiabatic circuits.

#### The 2LAL circuit

Fig. 3 illustrates operation of 2LAL adiabatic circuits, which is the example that will be used throughout this report. 2LAL is entirely based on transmission gates, shown in (a). A transmission gate comprises an n-type and a p-type FET connected at their sources and drains. This two-transistor structure acts like an

SPST switch, connecting the A and B sides when P is true and an open circuit when P is false. All signals in 2LAL are dual rail, meaning every A is accompanied by a -A elsewhere in the circuit, so the schematic for a transmission gate, shown in (b), comprises two pairs of transistors with inverted signals on the sources and drains.



(e) 2LAL Cryogenic 2LAL shift register schematic, one of four phases



Fig. 3. (Fig. 3) (top) 2LAL clocks, (a) 2LAL Adiabatic Logic based on the buffer abstraction and (b) the schematic. (below) 2LAL logic gate. Benjamin Gojman August 8, 2004, <a href="http://www.dna.caltech.edu/cbsss/finalreport/nanoscale\_ind\_gojman.pdf">http://www.dna.caltech.edu/cbsss/finalreport/nanoscale\_ind\_gojman.pdf</a>

A 2LAL shift register comprises four repetitions of the two transmission gate structure in (c), the repetitions differ because the four-phase clock advances. There is a logic family built around 2LAL, with (d) illustrating an AND function. Further details on 2LAL logic can be found in Ref. 7.

The schematic (e) shows the four combined clock and power supply waveforms, notably generated at room temperature and transported to the circuit through a superconducting wire.

Since the 2LAL logic family contains a universal gate set, only four wires are required between the room-temperature signal generator and the cryogenic environment irrespective of the complexity of the logic. Of course, additional wires may be needed for I/O and if special voltages are required. Other adiabatic logic families, such as SCRL<sup>8</sup> may use a different number of combined clock and power supply wires.

# **Cryogenic Adiabatic Transistor Circuits**

### Cryogenic operation makes adiabatic circuits practical—dynamic power

Both cryo CMOS and CATCs use voltage-based signaling on wires, which act as capacitors. The signal energy is  $\frac{1}{2}CV^2$  in both cases, but the difference between the circuits is whether this energy is turned into heat in the cryogenic environment where it is subject to the refrigeration overhead or at room temperature where it is not.

Using the same data as Fig. 2b, Fig.  $4^5$  compares the power dissipated in TSMC 180 nm transistors when wired into CMOS and  $2LAL^7$  circuits, with the curves in each group representing different supply voltages, biasing strategies, and so forth. On a log-log scale, the curves show power dissipation of CMOS declines with slope -1 (linear) while 2LAL has slope -2 (quadratic).

#### Power/device vs. freq., TSMC 0.18, CMOS vs. 2LAL



Fig. 4. (Fig. 4) Comparison of circuit efficiency for standard CMOS (top) and an adiabatic circuit 2LAL (bottom), showing a maximum advantage of 1,000× at 200 KHz. However, if 2LAL is operated at 4 K, down sloping curves should extend further, leading to a possible 100,000× energy efficiency improvement over room-temperature electronics. This may allow transistorized 2LAL to compete with JJs in applications where speed is not essential.

A CMOS circuit charges and discharges wire capacitance from a DC power supply, inevitably dissipating  $\frac{1}{2}CV^2$  energy in the transistors' channels. Power consumption is due to dissipation of the signal energy

once per clock cycle, so the CMOS power curves in Fig. 4 are inversely proportional to the clock period, or slope -1.

If the transistors are cold, the heat is dissipated in the cryogenic environment and subject to refrigeration overhead.

An adiabatic circuit's combined clock and power supply waveforms have smooth ramps of  $dV/dt \propto f = 1/t$ , where t is the clock period. Given a low transistor source-drain drop, the charging current of the circuit's capacitance will be  $I = C \, dV/dt$  and the power dissipated in the transistor channel will be  $I^2R$ . As the clock period increases, I falls linearly and  $I^2R$  drops quadratically. This is why the 2LAL power curve in Fig. 4 declines with slope very close to -2.

Adiabatic circuits dissipate only a portion RC/t of the signal energy in the transistor's channel. Where does the rest of the energy go? It goes back to the power supply. In the original vision of adiabatic computing, an energy recycling power supply would collect this energy from each clock cycle and use it for the next one, reducing wall plug power consumption. Unfortunately, energy recycling power supplies were never perfected and adiabatic systems built today would just move energy from the circuit to the power supply before turning it all into heat.

In the cryogenic implementation of Fig. 3, the adiabatic circuit is in the cryogenic environment while the power supply is at room temperature. In this case, the cryogenic adiabatic circuit dissipates only the portion RC/t of the signal energy in the cryogenic environment, where it is subject to refrigeration overhead, sending the rest of the energy to the power supply electrically, which is at room temperature and not subject to refrigeration overhead. When all the energy is turned into heat, only the portion RC/t is subject to 1,000× to 1,000,000× refrigeration overhead. For operation at 4 K or lower, this is enough of a savings to make adiabatic circuits very important.

Room temperature adiabatic transistor circuits have not been practical to date. Yet by substituting cryogenic operation for the elusive energy recycling power supply, there is now a way to take engineering advantage of the unique characteristics of adiabatic transistor circuits.

#### Extending the adiabatic speed range—static power

How can the range of the downward sloping region in Fig. 4 be extended? Let's first consider changes that do not involve a new fabrication process.

Most of the work in adiabatic computing has been for computing circuits, like microprocessors, where the designers accept the slow speeds in Fig. 4 but don't want their microprocessor to run any slower than necessary. However, this report is about a hybrid technology where the designer can satisfy the need for speed with cryo CMOS or JJs. The purpose of the adiabatic circuits is to provide a solution for memory, state, or large amounts of logic where the value is in its complexity not its speed. These considerations give us a strategic reason to find the lowest possible energy for transistor circuits.

Generally speaking, the curves level off on the right of Fig. 4 at the point where transistors have the full power supply voltage across two terminals, causing either gate or source-drain leakage.

Transistors optimized for room temperature should benefit from cooling to some extent. <sup>9</sup> Total device leakage is the sum of temperature-independent gate leakage plus temperature-dependent source-drain leakage—where the two leakages can be traded off against each other by varying gate dielectric

thickness. Assuming a fixed operating voltage, a wise process engineer should pick a gate dielectric thickness so that the gate and source-drain leakages are the same at room temperature, as shown on the left of Fig. 5.



Fig. 5. (Fig. 5) Rebalancing transistors (a) Optimization for room temperature power dissipation suggests balancing source-drain and gate leakage. (b) Source-drain leakage drops significantly at cryogenic temperatures, but this will not make much of a difference. (c) However, the process can be optimized for cryogenic operation. Graphs show inverter current, nFET current is the solid curve and pFET current is the dashed curve.

Cryogenic operation causes a steepening of the subthreshold slope and a reduction in source-drain leakage,<sup>2</sup> as shown in center of Fig. 5, leaving gate leakage as the dominant factor in total leakage. If the leakages were balanced to begin with, the unchanging gate leakage should limit the adiabatic energy savings to about a factor of two, which is not enough to satisfy the needs of cold electronics.

It is easy to change the supply voltage, and a modest reduction will reduce gate leakage while increasing source-drain leakage, tending to bring the two into balance at a lower level of total leakage. While this is desirable, the amount of reduction in supply voltage is limited by the threshold voltage, which is not temperature dependent, so reducing the supply voltage should help but may not be the complete solution.

The discussion above gives a new path to more energy efficient cryogenic memory-like circuits even without changing the physical structure of transistors. Both cryo CMOS and CATCs can be used for data storage, as illustrated by the shift register in Fig. 4. Transistors have the same leakage characteristics irrespective of whether they have been wired into a CMOS or a 2LAL circuit, so all the curves in Fig. 4 would have the same dissipation in the zero-frequency limit if they had been simulated with the same operating points.

The discussion above makes CATCs an effective memory option for some combinations of speed, power, and density. Logic is usually rated by speed and energy per operation, but memory can be useful holding data even if it does very few operations. Memory is also rated by density, so small devices are better.

CMOS SRAM will have somewhat fewer transistors than an adiabatic memory due to simpler circuits for address decoders and possibly cells. For the same transistors, CMOS should have an advantage at the lowest speed range. However, CATCs will have much lower energy per operation and will operate at lower power at even modest frequencies.

#### Optimizing transistors

A process engineer can optimize transistors for a lower temperature by making the gate dielectric thicker than the room-temperature optimum until the gate and source-drain leakages are the same at the lower temperature.<sup>9</sup>

If total leakage could be reduced, the qualitative result should be extension of the region in Fig. 4 with downward slope -2 before  $I_{\text{off}}$  and static leakage cause a leveling off. As of today, nobody knows how far leakage could be reduced if there were a deliberate effort to optimize transistors for that purpose.

#### Adiabatic scaling of a CATC-RQL hybrid

The density and speed properties of CMOS and DRAM made them an especially effective hybrid for computer system design. Will CATCs and RQL form a hybrid that is similarly helpful?<sup>10</sup>

Adiabatic scaling refers to changing the clock period of an adiabatic circuit while simultaneously adjusting the number of gates on the chip so total chip power unchanged. For example, a chip with g adiabatic gates operating at clock rate c could have its clock rate lowered to c/10. This will cause each gate to dissipate  $1/100^{th}$  as much power, but in lieu of reducing chip power, the gate count will be increased to 100g.

Physical hybrids of JJs and cryogenic transistor circuits exist. JJ chips are fabricated in repurposed semiconductor fabs by evaporating a superconductor, such as Niobium, onto a blank silicon wafer. To manufacture a hybrid, the process just starts with a completed silicon wafer instead of a blank one.

Fig. 6 shows the hybrid's physical structure, with the beginning and ending points of adiabatic scaling based on the performance figures for a CMOS and RQL in Fig. 2a.



Fig. 6. (Fig. 6) (a) With little or no adiabatic scaling, the semiconductor CMOS gates in red add process complexity but the number of gates isn't enough to make a difference to the design. (b) With the adiabatic scaling available at cryogenic temperatures, 100 million new semiconductor 2LAL gates dwarfs the original 1 million RQL gates and allows the module to address more complex problems.

The projection of adiabatic scaling begins with the upper, superconductor layer filled with gates and the lower, semiconductor layer filled with enough cryo CMOS gates to make the dissipation of the two layers equal. Each subsequent scaling step has the same upper, superconductor layer but fills the lower, semiconductor layer with CATCs scaled adiabatically from the previous scaling step, which will leave the dissipation of the two layers equal.

Table I<sup>1</sup> takes the system in Fig. 6 through three adiabatic scaling steps of  $10\times$  clock period and  $100\times$  gate count. However, the first step switches the circuit design from CMOS to CATCs, the latter assumed to be  $10\times$  more complex, so the first increase in gate count increase will be  $10\times$  instead of  $100\times$ .

TABLE I. WORKSHEET ON ADIABATIC SCALING

|                                                                         |                           | Baseline                  |                     |
|-------------------------------------------------------------------------|---------------------------|---------------------------|---------------------|
|                                                                         |                           |                           |                     |
| $N_{ m RQL}$                                                            | $f_{ m RQL}$              | $P_{ m RQL}$              | P <sub>Static</sub> |
| 1 M                                                                     | 1.6 GHz                   | 160 μW                    | n/a                 |
| $N_{ m CMOS}$                                                           | $f_{ m CMOS}$             | $P_{ m CMOS}$             | $P_{ m Static}$     |
| 1 K                                                                     | 4 GHz                     | 160 μW                    | n/a                 |
| A thousand extra gates, possibly useful for voltage-based signalling    |                           |                           |                     |
| Scaling Step 1                                                          |                           |                           |                     |
| $N_{ m RQL}$                                                            | $f_{ m RQL}$              | $P_{ m RQL}$              | $P_{ m Static}$     |
| 1 M                                                                     | 1.6 GHz                   | 160 μW                    | n/a                 |
| $N^{(1)}_{\rm CATC}$                                                    | $f^{(1)}_{\text{CATC}}$   | $P^{(1)}_{\mathrm{CATC}}$ | $P^{(1)}$ Static    |
| 10 K                                                                    | 400 MHz                   | 160 μW                    | 16.7 nW             |
| Ten thousand slower gates, possibly useful for voltage-based signalling |                           |                           |                     |
| Scaling Step 2                                                          |                           |                           |                     |
| $N_{ m RQL}$                                                            | $f_{ m RQL}$              | $P_{ m RQL}$              | $P_{ m Static}$     |
| 1 M                                                                     | 1.6 GHz                   | 160 μW                    | n/a                 |
| $N^{(2)}$ CATC                                                          | $f^{(2)}_{\mathrm{CATC}}$ | $P^{(2)}$ CATC            | $P^{(2)}$ Static    |
| 1 M                                                                     | 40 MHz                    | 160 μW                    | 1.67 μW             |
| Doubles gate count, but the new gates are slow                          |                           |                           |                     |
| Scaling Step 3                                                          |                           |                           |                     |
| $N_{ m RQL}$                                                            | $f_{ m RQL}$              | $P_{ m RQL}$              | $P_{ m Static}$     |
| 1 M                                                                     | 1.6 GHz                   | 160 μW                    | n/a                 |
| $N^{(3)}_{\rm CATC}$                                                    | $f^{(3)}_{\text{CATC}}$   | $P^{(3)}_{\rm CATC}$      | $P^{(3)}$ Static    |
| 100 M                                                                   | 4 MHz                     | 160 μW                    | 167 μW              |
| Similar resource mix to logic and memory, but also computes             |                           |                           |                     |

Scaling step 3 is of particular interest because it makes CATC a memory option. Scaling step 3 yields  $N_{RQL}$  = 1 M fast RQL gates and  $N^{(3)}_{CATC}$  = 100 M CATC shift register stages running at 4 MHz, which a designer will recognize as a resource mix similar to logic and memory.

However, CATC is actually a logic family, and this report will describe ways of using CATC gates at scaling step 3 for important functions applicable to cold electronics applications.

$$E_{\rm RQL}$$
 = 0.1 aJ,  $t_{\rm pd,\,RQL}$  = 1.25 ps,  $f_{\rm RQL}$  = 1.6 GHz  $E_{\rm CMOS}$  = 40 aJ,  $t_{\rm pd,\,CMOS}$  = 0.5 ps, and  $f_{\rm CMOS}$  = 4 GHz

The IARPA Cryogenic Computational Complexity (C3) program created a million-gate RQL chip, so let's use  $N_{\text{RQL}} = 1 \text{ M}$  gates, so the superconductor layer will dissipate  $P_{\text{RQL}} = N_{\text{RQL}} \times f_{\text{RQL}} \times E_{\text{RQL}} = 160 \,\mu\text{W}$  at 4 K, which corresponds to  $N_{\text{CMOS}} = 1 \,\text{K}$  gates.

Superscripts (1) (2) and (3) indicate the scaling step.

The last column computes growing  $P_{\text{Static}}$  power due to leakage. The leakage power calculation assumes a 1 V supply voltage, 3 K $\Omega$  on resistance,  $I_{\text{on}}/I_{\text{off}} = 10^8$ , and a 50% duty cycle.

<sup>&</sup>lt;sup>1</sup> The energy per operation E, propagation delay  $t_{pd}$ , and clock rate f (assuming 500 gate delays per clock cycle) for RQL, CMOS, and CATCs from Fig. 2:

Furthermore, the speed of gates in scaling steps 1 and 2 fit in between the speed of scaling step 3 gates and RQL, making them suitable for speed matching.

Let's pause to understand the historical context. Adiabatic circuits were studied in the 1990s,<sup>8</sup> but scaling step 3 would not have been reasonable at that time. At the micron linewidths of the day, the chips could not hold 100 M gates and studies of transistors at cryogenic temperatures revealed carrier freeze out and "kinks" in a key current curve. It is only due to recent interest in quantum computing that today's smaller transistors have been reassessed<sup>2</sup> and the disruptive effects no longer appear at smaller scale and different doping levels.

### Properties of a CATC-cryo CMOS hybrid

The properties of a CATC-cryo CMOS hybrid are also visible from Table I by ignoring the RQL layer on the blue background and assuming all the CATCs on the red background are intermixed on a chip.

Clearly, CATC's advantage in energy efficiency is so large that it should be used wherever possible. This would limit cryo CMOS to functions that do not have a parallel implementation or activities that require generation of high-speed signals.

Control systems for spin qubits would be one current application for a CATC-cryo CMOS hybrid. The hybrid may not support as many as  $10^8$  qubits, but it could include interface electronics to a qubit-containing payload and some control electronics.

### Suitable memory-like structures

Today's commercial memories almost always allow random access, but the combination of fast random access and high density does not seem feasible at cryogenic temperatures. However, Fig. 7 shows a high capacity, high bandwidth memory-like structure that could be used for sequential storage.



Fig. 7. (Fig. 7) CATC subsystem for sequential storage. To meet power requirements, the semiconductors must be slowed down to meet control signal requirements. However, the multiplexing scheme involving both the semiconductors and much faster superconductors will do the trick. The latency path in red is expected to be fast enough.

The structure in Fig. 7 stores data in a 2,000 bit wide serial shift register built with gates from scaling step 3. This will allow sequential access at  $f^{(3)}_{CATC} = 4$  MHz, or 1 GB/sec. If the register loops back on itself, it can

be loaded during the system boot process and the contents used many times. The shift registers may be as long as necessary to meet application storage needs, subject to chip size limitations.

However, transferring this data directly to RQL would require 2,000 receivers running at 1/1,250 of their maximum speed. To make more efficient use of resources, Fig. 7 shows 10:1 multiplexers using gates from scaling step 2 to create a 200-bit wide stream clocked at 40 MHz. A second level of multiplexers creates a 20-bit wide at 400 MHz.

Thus, the circuit in Fig. 7 has a data density similar to a memory but uses CATC's variable speed logic to process the data into a stream suitable for the much faster RQL logic.

### Energy efficient digital control signals

While others have proposed a circuit derived from DRAM for generating control signals in a cryogenic environment, 11, 12 this report describes a more energy efficient approach using CATC addressing logic.

The lower layer in Fig. 8 shows DRAM memory cells that not only hold data for access from an external processor, but also "tap" each cell with a wire. The wire runs to another portion of the system carrying the state of the cell as a digital control signal.



Fig. 8. (Fig. 8) A possible semiconductor-superconductor hybrid for control signal generation. The semiconductor layer applies voltage-based signals to the gates of superconducting FETs, which translate the signals into a form readily used by superconducting circuits. The hybrid would be fabricated by using a CMOS wafer as a base for depositing superconductor circuits—in lieu of today's method of using a blank Silicon wafer as a base.

Going beyond the current state of the art, <sup>11, 12</sup> the DRAM-derived circuit in Fig. 8 stores data on the capacitor plate at the interface between layers. The capacitor plate is actually the gate of a superconducting FET and the effect of the control signal is to control the critical current of a JJ.

By using CATC address decoders, the process for updating the control signals can be fully adiabatic, meaning the energy for an update could vary with speed according to the quadratic curve in Fig. 4, including the energy to charge the capacitive loads of the DRAM cells and the control signal.

The update process begins and ends in a reference state where all access transistors are in the off, or nonconducting, state and a copy of all the control signals are in the memory of an external processor.

Step 1. To update the programmable voltages on a row, the external processor transmits its copy of all the programmable voltages to the column data logic, which drives the control values to the source terminal of all the access transistors. The access transistors block further current flow because they are all turned off.

Step 2. The adiabatic row decoder translates the binary address from the external processor to a 1-of-*N* signal that identifies the row, driving the signal to the gates of all the access transistors on the selected row. The natural operation of the adiabatic logic charges the transistor gates with very low dissipation, again following the quadratic curve in Fig. 4. There will be very little initial current flow through the transistors that turn on because the external processor used it's copy of the control signal data to drive each column with the same voltage as the control signal at the row-column intersection—i. e. each transistor's source and drain will be at the same voltage when the transistors turns on.

Step 3. The external processor then transmits new data to the column data logic block. The natural operation of the adiabatic logic will charge or discharge the programmable voltages through the access transistors with very low power dissipation.

Step 4. The external processor then instructs the row decoder to turn off all access transistors. If the external processor retains the new signal values in its memory, the system will have been restored to the expected state between uses of this process.

The high energy efficiency of adiabatic circuitry comes with some unusual properties that must be considered but are not new.

A four-phase clocked logic family has been developed around 2LAL, which includes a signaling specification that requires each data signal to be valid during one of the clock phases. While a string of 0s in 2LAL produces a DC value at the clock's low voltage  $V_L$ , a string of 1s produces an AC signal that transitions between  $V_L$  and the clock's high voltage  $V_H$ . The latter signal meets the signaling specification, but is in different states at other times. This behavior is transparent when connecting 2LAL gates to each other, but the DRAM access transistors are not 2LAL gates so the complete signaling behavior must be considered.

The access transistors in Fig. 8 require certain voltages to function properly, such as source-gate voltages that reliably turn the transistor on or off. The row decoder and column drive circuits will be driven by two separate sets of 2LAL clocks of the general form shown in Fig. 3. However, the external clock generator determines  $V_L$  to  $V_H$ , which can be different for the two functions. For Fig. 8, the row decoder's waveforms would swing from  $V_{L,row}$  to  $V_{H,row}$  and the column data drive waveforms would swing from  $V_{L,data}$  to  $V_{H,data}$ . A transistor in the on state would see a source-gate voltage of  $V_{H,row} - V_{L,data}$ , and similarly for the off state. Proper engineering of these voltages would probably lead to two sets of four combined clock and power supply signals.

This report uses 2LAL as an example, but the ideas apply to other logic families, such as SCRL.<sup>8</sup> Instead of following the 2LAL convention of 0s being a DC level and 1s being a signal between  $V_L$  and  $V_H$ , SCRL signals return to an intermediate value  $(V_L + V_H)/2$  during certain phases of the clock. Other adiabatic logic families may have their own requirements.

### Analog control signals, DC or AC

This report describes how to create analog control signals, as illustrated on the right side of Fig. 8. While adiabatic principles apply to analog signals, there isn't a general way of extending an adiabatic logic family like 2LAL to handle analog signals. However, the analog signals only appear on the columns, so only the column data drive portion of Fig. 8 needs attention.

In lieu of an adiabatic digital column driver, the approach is to run a wire for each column to an analog voltage generator at room temperature. If the voltage generator follows the protocol for column data driver, the energy efficiency would follow the quadratic curve in Fig. 4.

However, other applications may require high speed analog signals, such as the high-speed pulses in Ref. 12. The high-speed pulses in this situation will pass through resistive transistor channels and dissipate power, but the approach in this report nonetheless improves the energy efficiency of the row decoding.

#### Adiabatic SRAM alternative

An alternative approach is to use the adiabatic equivalent of an SRAM<sup>13</sup> in lieu of the DRAM just discussed. The adiabatic SRAM circuit replaces a single access transistor per bit, as shown in Fig. 9, with four transistors in a cross-coupled inverter configuration, connected between two floating power supplies. The bit cell includes two additional access transistors.



Fig. 9. (Fig. 9) A purpose-built adiabatic memory similar to conventional SRAM, with taps. The main cell comprises 4 transistor in a cross-coupled inverter configuration and two access transistors. Unlike conventional SRAM, the cell's power comes from row and column wires. Each cell is tapped.

This report will just summarize the baseline operation of an adiabatic SRAM. The CMOS addressing logic in a standard SRAM operates at the power levels of baseline level in Table I, which is strong enough to overpower the cross-coupled inverters in the storage cell. An adiabatic SRAM uses adiabatic logic for address decoding, which reduces power quite a bit. However, overpowering the single digital signal in the memory cell would create more heat than the entire rest of the memory, at least at the speed of scaling step 3 of Table I. Since the power in the adiabatic memory comes from the row and column drive, individual cells can be essentially powered down adiabatically, switched, and then powered up adiabatically in a new state. See Ref. 13 for additional detail.

In Fig. 9, each SRAM storage cell is tapped as indicated.

### Use of control signals

Fig. 8 and Fig. 9 illustrate how either a DRAM-type control signal can influence a JJ circuit on another layer, with Fig. 10 providing more detail and two other options. Both DRAM- and SRAM-generated signals provide a voltage that can influence other parts of the system through an electric field.



Fig. 10. (Fig. 10) Three options for transferring control signals between signal forms of the two technologies. (a) Control voltages passe from the semiconductor layer to the superconductor layer and then influences a (currently experimental) superconductor FET, (b) an SFQ pulse generated in the superconductor layer passes to the semiconductor layer via an ohmic (non superconductor) wire, passes through a large, but otherwise ordinary, transistor, and back to the superconductor layer. If the transistor is on, the SFQ pulse becomes somewhat attenuated, if off, the SFQ pulse is almost entirely blocked (c) pass gate for controlling other parts of the semiconductor

Fig. 10a illustrates a superconducting field-effect transistor (FET).<sup>5, 14, 15</sup> Ignoring the green structures for the moment, the blue structure is a superconducting wire that will conduct current horizontally with zero resistance. However, a narrow superconducting wire only conducts with zero resistance up to a maximum current, called the critical current, above which the device becomes a resistor.

Superconductivity can be disrupted by an electric field, such as the field due to the programmable voltage across the green capacitor in Fig. 8 or Fig. 9. Theory and experiment for the superconducting FET show the weak link's critical current changes when the green structure applies a few volts or more, positive or negative. While current demonstrations<sup>14</sup> required a higher voltage, there is an expectation that the drive voltage could be as low as 2.5 V, a reasonable voltage swing for transistorized circuits. This could lead to a

structure like shown in Fig. 8, where CMOS voltage-based signals are converted to the single-flux quantum (SFQ) signals typical in JJ circuits.

Fig. 10b illustrates a large but otherwise standard semiconductor FET in a role where it can interrupt a superconducting SFQ pulse. SFQ pulses propagate efficiently along transmission lines, which have a characteristic impedance of around 15  $\Omega$  for Niobium superconductor chips at 4 K, leading to SFQ pulse dimensions of about 1 mV × 2 ps. If such an SFQ signal is routed through a large semiconductor FET, with an on resistance of around 15  $\Omega$ , the pulse will pass with some attenuation. If the transistor is off, it will not pass at all.

Thus, a control signal can influence the JJ circuit by blocking or passing an SFQ pulse. The energy consumed is just the energy in the pulse, if the pulse is destroyed or attenuated.

Fig. 10c illustrates a control voltage influencing more semiconductor circuitry. If the control voltage is applied to the gate of a semiconductor FET, the FET can act as an SPST switch, with the control voltage shorting the source and drain or leaving an open circuit. The CMOS transmission gate illustrated has better properties, but requires two transistors and complementary control signals.

# Dynamically Reconfigurable Cryogenic FPGA

This report describes two variants of a cryogenic FPGA, both using CATC control signals to configure the FPGA's programmable logic.

In the first variant, the programmable logic is RQL on a separate layer with the principle advantage that valuable space on the superconducting layer is not taken up with configuration logic unnecessarily.

In the second variant, the programmable logic is cryo CMOS on the same layer, with the advantage of higher energy efficiency during reconfiguration.

An FPGA generally comprises an array of configurable logic blocks (CLBs) connected by a programmable routing network, as shown in Fig. 11. The FPGA simulates an integrated circuit by configuring each CLB to be the equivalent of a few gates. The routing network is configured to replicate an integrated circuit's netlist. Just as memories are manufactured without any data, FPGAs are manufactured without a specific function. A configuration string sets the FPGA's function during the boot process.



Fig. 11. (Fig. 11) Basic structure of a hybrid FPGA comprisising configurable logic blocks (CLBs) connected by a network of routers, whose overall routing pattern is controlled by setting each open circle to route data between its inputs and outputs in a specific pattern. Control signals give each CLB a specific identify and set the routing pattern to duplicate a logic deisgn. This structure has two layers, one for the configuration logic and another for the configured logic, thus benefitting from the density (complexity) of the semiconductor configured logic and the high-speed/low-power characteristics of the JJ-based configured logic.

For example, a CLB could support Boolean AND, OR, NOT, and a half adder, with two control signals selecting one of the four functions. Likewise, control signals for routers could specify whether data continues in the same direction, turns left, turns right, or connects to the nearest gate. In both cases, the control signals would be generated by adiabatic transistor logic. If the programmable logic is RQL, the voltage-based signals would be transformed to SFQ via the structures in Fig. 10.

CMOS FPGAs have bidirectional pass gates, yet JJs are not easily configured to pass signals in both directions. As a consequence, superconductor FPGAs<sup>16</sup> use only unidirectional connections, but require more of them, resulting in higher overhead than equivalent CMOS FPGAs.

A more recent article<sup>17</sup> proposes creating superconductor FPGAs using a new magnetic JJ (MJJ) as the underlying programmable device. An MJJ has an internal magnet whose field can point in one of two directions. The MJJ's internal state causes its critical current to change somewhat, effectively disabling circuits that depend on a specific critical current. Selective disablement is the method influencing the configurable logic to create the desired function.

The first variant of the cryogenic FPGA combines the control signal circuit in Fig. 8 or Fig. 9 with the superconductor FPGA,<sup>17</sup> replacing the MJJs with the superconductor FETs. The superconductor FETs are not essential and the transistorized SFQ interrupter in Fig. 10b could be used instead.

# **Quantum Computer Control Electronics**

Fig. 1 illustrates the physical form of today's superconducting quantum computers, except that control signals are routed between qubits and room temperature electronics with only passive processing along the way. Signal generation, analysis, and decisions are made by room temperature electronics with intermediate temperature stages being used for thermal sinks and noise attenuation.

The amount of wire carrying these signals across the temperature gradient grew as quantum computers scaled up even to today's modest levels, leading to space congestion in the cold environment and heat and noise flow through the wire from room temperature to the cold environment. Heat removal eventually overloads the cryogenic refrigerator and blocks further scaling. There seems to be a consensus based on Rent's rule<sup>1</sup> and other principled arguments that continued scaling will require control electronics in the cold environment, using some variant of the structure in Fig. 1.

Distributing the control function across multiple temperatures is a current research issue, one that CATCs may address. For example, only passive analog devices and digital multiplexers can be placed at the coldest temperature stages due to fundamental technology limitations. Digital controllers are necessary, but they are only viable at 4 K or higher. This leads to innovative designs where the controller is partitioned both functionally and across different temperatures<sup>18, 19</sup> to meet limitations on devices, materials, and architectures.

### Control of spin qubits

Quantum computers based on spin qubits also use the structure in Fig. 1, but scale up plans suggest something more elaborate. Spin qubits are electrons loosely bound to a location in a material, such as through a donor atom or a quantum dot. While experimental demonstrations have not gone beyond two qubits, there are published papers proposing designs up to 10<sup>8</sup> qubits.

The designs for scaled up spin qubit systems have a qubit layer and a cryo CMOS layer. Spin qubits need low temperatures and cryo CMOS dissipates a lot of heat, so there is a potential heat problem. Published papers show that heat removal is possible, but do not include quantitative estimates. One architectural approach has a handful of wires between each qubit and the control electronics, <sup>11, 12</sup> while another approach comprises a 2D array of qubits with modest number of wires per row, column, or diagonal. <sup>20</sup> These approaches could be impractical at the scale of 10<sup>8</sup> qubits, opening the possibility that the energy efficiency benefits of the hybrid could help.

Each qubit type requires control signals with certain properties, such as DC, AC, microwave, various noise levels, and so forth. For example, a recent survey<sup>11</sup> identified physical I/O requirements for quantum dot qubits as:

- 1. an independent DC voltage on every qubit (site) up to ±1 V
- 2. an independent voltage pulse with sub-ns rise times on every qubit up to tens of mV
- 3. an independent microwave magnetic or electric field at every site, typically -40 to -20 dBm, 1-50 GHz bursts of 10 ns to 1  $\mu$ s duration

The signal types mentioned have been addressed previously.

### Control of superconducting qubits

Superconducting qubits can be controlled with SFQ pulses directly.<sup>19</sup> This approach matches the capabilities of the hybrid very elegantly, allowing reconfigurable FPGA logic to create SFQ pulses that interact with qubits directly and with no per-qubit wiring to room temperature.

Traditionally, superconducting qubits have been controlled by shaped microwave pulses, or a microwave sine wave within a lower-frequency envelope waveform. Fig. 12 shows how to generate these pulses using the hybrid, where slower but more complex transistor circuits control a smaller number of high-speed analog microwave components built from JJs.



Fig. 12. (Fig. 12) Controlled microwave modulation. Pulse envelopes stored in the memory-like shift register in Fig. 7 are speed matched to RQL's faster clock. The gigabyte/second stream provides the control signal to a superconductor D-A converter that generates analog currents, <sup>21</sup>  $I_{\rm mod}$ . The digitally controlled current becomes the flux control for an SPST microwave switch. <sup>22</sup> The superconducting transmon research community has mixers, phase shifters, and other circuits.

The first step is to store digitally encoded waveforms in the memory-like structure illustrated in Fig. 7 and transfer it to the RQL layer.

The next step is to convert the digitally encoded waveform into an analog signal amenable to these microwave components, which is a typically a current. Current sources controlled by SFQ pulses are available.<sup>21</sup>

The final step is to use one of the microwave switches, modulators, or other components developed by the quantum computer community for controlling microwave signals with currents,<sup>22</sup> which are typically generated by current sources at room temperature and transported through the temperature gradient on a microwave transmission line.

Fig. 7 also shows a feedback path from the high-speed electronics, allowing behavior in the payload to influence waveforms.

#### Architecture of a cold, scalable controller

This report has now discussed all the components needed to create a complete system that addresses the issues described in Fig. 1. The controller will be described as a CATC-RQL hybrid, yet the ideas apply to a CATC-cryo CMOS hybrid as well.

The controller should be capable of generating complex control sequences at high speed and with low power. This report uses a transmon quantum computer controller as an example, where the controller

needs to produce control sequences for calibration, qubit initialization, quantum computer arithmetic, and qubit readout.

While Fig. 2 shows that RQL meets the speed and power requirements and Fig. 10 shows how to generate control signals, RQL gates are about  $10,000 \times$  the size of CMOS gates, thus limiting the controller's scalability.

To get around the scalability limit, the CATC-RQL hybrid organizes the RQL logic into an FPGA as illustrated in Fig. 11, or another reconfigurable structure. The RQL logic is then reconfigured on the fly to produce different behaviors sequentially, thus increasing the apparent number of RQL gates by a principle similar to timesharing.

However, the FPGA behaviors should switch without the qubit control signals stopping during reconfiguration and stalling the overall system, which would not only waste time but may allow the system's state to deteriorate, such as qubits decohering.

A configuration buffer reduces the possibility of stalls, illustrated in Fig. 13a as a *k*-bit wide by 4-stage cyclic 2LAL shift register. The number *k* corresponds to the number of FPGA configuration bits and the buffer's *k*-bit output is used as a form of tapped memory to configure the FPGA.

#### (a) Load mode External processor source of k control signals MUX FPGA or other 2LAL Load reconfigurable logic configimplemented with uration ROL logic, buffer configured via k Run control points generated externally Load/run Alternative control branch (b) Execution of a quantum program



Fig. 13. (Fig. 13) Rapid reconfiguration example. A system has four modes of operation, each of which is specified by an FPGA with k configuration bits or control points. An external controller directs the source of control signals to create four sets of k control signals sequentially. With the multiplexer set to the select the load input, the four sets are loaded into the k-bit wide, four-stage shift register. Switching the multiplexer to the run position, each clock of the shift register exposes a the FPGA reconfigurable logic to the next mode, in rotating sequence. While the 2LAL shift register must be clocked at 4 MHz for energy efficiency, this is fast enough to completely reconfigure the FPGA within the decoherenance time of a qubit. As an option, the path labeled potential branch could convey information from the controlled payload that forces a reconfiguration, including to a configuration out of the normal rotation pattern, thus giving reconfiguration some of the capability of a standard computer's branch instruction.

Let us go through a sample operating sequence, putting in rough timing numbers:

1. After power-on, the external processor loads the 4 k-bit configuration sequences into the 4×k-bit configuration buffer shown in Fig. 13a. This could be done serially and should take less than a few seconds. The configuration buffer is shifted so the FPGA configuration for calibration appears on the k outputs, leaving the RQL FPGA ready to calibrate the transmons, now shown in Fig. 13b.

- 2. The RQL clock is turned on, at perhaps 5 GHz, and generates the calibration sequence until the external processor decides to turn off the RQL clock.
- 3. The external processor commands the clock generator in Fig. 3e to create four phases of the 4 MHz combined clock and power supply, rotating the contents of the configuration buffer in Fig. 13a and b in 250 ns so the configuration for qubit initialization is transmitted to the superconductor layer.
- 4. The RQL clock is turned on and performs qubit initialization, which takes perhaps 5  $\mu$ s, after which the external processor turns off the RQL clock.
- 5. The external processor commands the clock generator to shift the configuration buffer again, loading the quantum computer arithmetic configuration in 250 ns.
- 6. The RQL clock is turned on for perhaps 100  $\mu$ s, or however long the qubits can operate without undue risk of decohering.
- 7. The external processor shifts to the readout configuration, performs readout, and the process completes.

This controller is viable because the timings are in the right proportions to each other and the qubit properties. While the CATCs must run slowly due to the slow speed of the gates in scaling step 3 of Table I, the architecture proposed can carry out an FPGA reconfiguration in 250 ns. While 250 ns is a long time compared to the 200 ps clock period of RQL, it is much shorter than the decoherence time of current transmons. Thus, the approach in this report should be viable today, but will work better in the future as transmon coherence times improve.

However, Fig. 13a also includes a feedback path (labeled "alternative branch") for adaptive control. Each configuration of the controller allocates a small amount of RQL logic to detect conditions that require a complex response. For example, a quantum error detection and correction circuit will usually conclude that there has been no error. In the improbable but important case that an error is detected, the error correction process may be complex enough to require reconfiguration of the FPGA to generate a completely different control sequence. So, the RQL alternative branch signal can force a change in the shift register without direct involvement of the external processor. A more sophisticated implementation might allow a jump to a configuration outside the normal rotation pattern, giving the FPGA reconfiguration some of the capability of a standard computer's branch instruction.

Due to the slow speed of CATC, the configuration buffer must be able to reconfigure the FPGA in just one or a few clock cycles. It could be a shift register of different dimensions, a structure with an access pattern different from a cycle, or multiple configuration buffers running independently.

### Variations and Generalization

In addition to the four exemplary quantum computer FPGA configurations, configurations could be created for different quantum error correction codes, such as 5-bit, 7-bit, or surface codes. This would allow a quantum computer to support any quantum error correction code without changing the hardware.

However, the same controller architecture could apply to a cryogenic sensor array that identifies extrasolar planets via a control sequence in the FPGA. The FPGA configuration could change as more is known about a potential planet, or as improved algorithms are developed.

The paragraph above also applies to subroutines in either classical or quantum algorithms. One algorithm might use 8-bit integer data types whereas another might use 150-bit integers. In fact, a single algorithm might use integers of several word sizes. A control sequence could be developed for each different integer size and loaded into the FPGA as needed.

This report used CMOS (CMOS HP) and RQL as technology examples for the hybrid because their parameters were readily available in Fig. 2. However, the unlabeled dots represent other Beyond CMOS devices that could be looked up in Ref. 4 and considered for cryogenic operation. There are also other circuit families that could have the same qualitative behavior as CMOS and 2LAL such as Split-Level Charge Recovery Logic (SCRL), Efficient Charge Recovery Logic (2N2P or ECRL), 2N2N2P, Positive Feedback Adiabatic Logic (PFAL), Differential Cascode Pre-resolve Adiabatic Logic (DCPAL), and others. There are other purpose-built adiabatic memories as well. Js are a device that is the principal component in cryogenic logic that signals with SFQ pulses, of which Rapid Single Flux Quantum (RSFQ) is the historical example, but Energy-efficient RSFQ (ERSFQ), eSFQ, and Reciprocal Quantum Logic (RQL) are variants. There may be others.

This report used three stages operating at 300 K, 4 K, and 0.015 K as an example, but the ideas apply to two or more stages at temperatures down to a ratio of about 10:1 between the warmest and coldest. The ideas should still work even at lower temperature ratios (e.g. 2:1), although the benefits decrease as the temperature range approaches a single temperature. The term "room temperature" is used to represent the approximate temperature of earth's environment, which is the heat bath for terrestrial systems. However, the ideas will apply even if the heat bath is at a lower temperature, such as space, or higher temperature, such as under the Earth's surface.

### **Conclusions**

The advance that led to this report was the energy efficient method of using adiabatic transistor circuits in a cold environment. These Cryogenic Adiabatic Transistors Circuits, or CATCs, consume low energy only at low clock rates, which is problematic for logic. Yet the strengths of CATCs are in areas where JJs and cryo CMOS have weaknesses, and vice versa, suggesting a hybrid. In the hybrid, CATCs become the design equivalent of mortar, allowing the other technologies to be assembled into large computational systems as though they were bricks.

The report illustrates design principles for the hybrid, including a scalable quantum computer control system, where a memory-like shift register is combined with fast FPGA-like logic in a way that meets the requirements of Rent's rule for scaling.<sup>1</sup>

The ideas in this report suggest cold, scalable electronics needs a richer set of primitives than just universal set of Boolean logic gates and a more complex design rules than just a netlist. There will be different versions of AND gates for different operating temperatures and rules for which versions of gates can connect to other versions. Manual design techniques and computer-aided design must account for a computational function running at different speeds and consuming different amounts of energy

depending on operating temperature. These are important because speed and energy consumption often determine the scaling limit.

Eventually, cold, scalable electronics may need design processes as robust as those for room temperature electronics. Room temperature computer architects have extensive knowledge about the limits of scalability for various functions, such as how to design the fastest or most energy efficient adder. The equivalent for cold, scalable electronics would be to devise and assess options for a quantum f(a, b) = a+b, where a and b are quantum integers and  $f(a, b) = (f_{300} \circ f_4 \circ f_{0.015} \circ q)(a, b)$ . The designer chooses the  $f_7$ 's and q out of the richer set of primitives described above. Where classical computer architecture has a low gate count ripple-carry adder design and a fast Kogge-Stone design, the cold electronics community should have a series of quantum adder designs with different properties—each of which would implement  $(f_{71} \circ f_{72} \circ f_{73} \circ q)$  using both classical and quantum components.

As a next step for physical realization, growth of the Internet of Things led key semiconductor manufacturers to design processes with extremely low leakage, specifically Intel 22FFL, GF 22FDX, and TSMC 22ULP. These would be good candidates for trial implementations of a CATC-JJ hybrid.

#### References

- [1] Franke, David P., et al. "Rent's rule and extensibility in quantum computing." Microprocessors and Microsystems 67 (2019): 1-7.
- [2] Rosario M. Incandela, et al. "Characterization and Compact Modeling of Nanometer CMOS Transistors at Deep-Cryogenic Temperatures." *IEEE Journal of the Electron Devices Society*. pp. 996-1006, 2018
- [3] R. Landauer. "Irreversibility and heat generation in the computing process." IBM journal of research and development 5.3 (1961): 183-191.
- [4] D. Nikonov, and I. Young. "Overview of beyond-CMOS devices and a uniform methodology for their benchmarking." Proc. IEEE vol. 101, no. 12, pp. 2498-2533, 2013.
- [5] DeBenedictis, Erik P., and Michael P. Frank. "The National Quantum Initiative Will Also Benefit Classical Computers [Rebooting Computing]." *Computer* 51.12 (2018): 69-73.
- [6] Original disclosure document 12/7/2018, http://www.debenedictis.org/erik/Cryo\_FPGA\_2LAL/AudaciousHI\_pure\_4\_acceptall.pdf.
- [7] V. Anantharam, M. He, K. Natarajan, H. Xie, and M. P. Frank. "Driving fully-adiabatic logic circuits using custom high-Q MEMS resonators," in Proc. Int. Conf. Embedded Systems and Applications and Proc. Int. Conf VLSI (ESA/VLSI). Las Vegas, NV, pp. 5-11.
- [8] Saed G. Younis. Asymptotically Zero Energy Computing Using Split-Level Charge Recovery Logic. No. AI-TR-1500. Massachusetts Institute of Technology Artificial Intelligence Laboratory, 1994.
- [9] DeBenedictis, Erik P., and Michael P. Frank, New Design Principles for Cold Electronics, *proceedings of the S3S workshop 2019*, to be published imminently.
- [10] Supplementary Information: FPGA example details, 2/10/19 http://www.debenedictis.org/erik/Cryo\_FPGA\_2LAL/SCE\_2LAL\_FPGA\_Planner-5g.pdf.
- [11] L. M. K. Vandersypen, et al. "Interfacing spin qubits in quantum dots and donors—hot, dense, and coherent." *npj Quantum Information* vol. 3, no.1, (2017): 34.
- [12] Veldhorst, M., et al. "Silicon CMOS architecture for a spin-based quantum computer." Nature communications 8.1 (2017): 1766.
- [13] Yibin Ye, Dinesh Somasekhar, and Kaushik Roy. "On The Design of Adiabatic SRAMs." ECE Technical Reports (1996): 104. https://docs.lib.purdue.edu/ecetr/104/
- [14] G. De Simoni, F. Paolucci, P. Solinas, E. Strambini, and F. Giazotto. "Metallic supercurrent field-effect transistor." *Nature nanotechnology*, vol. 13, no. 9, pp. 802-805, 2018. <a href="https://doi.org/10.1038/s41565-018-0190-3">https://doi.org/10.1038/s41565-018-0190-3</a> <a href="https://drxiv.org/pdf/1710.02400">https://doi.org/10.1038/s41565-018-0190-3</a> <a href="https://drxiv.org/pdf/1710.02400">https://doi.org/10.1038/s41565-018-0190-3</a> <a href="https://drxiv.org/pdf/1710.02400">https://doi.org/10.1038/s41565-018-0190-3</a> <a href="https://doi.org/10.1038/s41565-018-0190-3">https://doi.org/10.1038/s41565-018-0190-3</a> <a href="https://doi.org/10.1038/s41565-018-0190-3">https://doi.org/10.1038/s41565-018-0190-3</a></a>
- [15] A. Kleinsasser. "Superconducting field-effect devices." The New Superconducting Electronics. Springer, Dordrecht, 1993. 249-275.
- [16] C. Fourie, and H. van Heerden. "An RSFQ superconductive programmable gate array." IEEE Trans. on Appl. Supercond., vol. 17, no. 2, pp. 538-541, 2007. https://doi.org/10.1109/TASC.2007.897387
- [17] N. K. Katam, O. A. Mukhanov, and M. Pedram. "Superconducting magnetic field programmable gate array," *IEEE Trans. on Appl. Supercond.*, vol. 28, no. 2, pp. 1-12, 2018. <a href="https://doi.org/10.1109/TASC.2018.2797262">https://doi.org/10.1109/TASC.2018.2797262</a>
- [18] B. Patra, et al. "Cryo-CMOS circuits and systems for quantum computing applications." *IEEE Journal of Solid-State Circuits* vol. 53, no.1, pp. 309-321, 2018.
- [19] R. McDermott, et al. "Quantum-classical interface based on single flux quantum digital logic." Quantum science and technology vol. 3, no. 2, 2018; 024004.
- [20] Li, Ruoyu, et al. "A crossbar network for silicon quantum dot qubits." Science advances 4.7 (2018): eaar3960.
- [21] Naaman, Ofer, and Quentin P. Herr. "Josephson current source systems and method." U.S. Patent No. 9,780,765. 3 Oct. 2017...
- [22] Naaman, Ofer., et al. "Josephson junction microwave modulators for qubit control." Journal of Applied Physics 121.7 (2017): 073904.